Taraate, Vaibbhav.

SystemVerilog for Hardware Description RTL Design and Verification / [electronic resource] : by Vaibbhav Taraate. - 1st ed. 2020. - XXI, 252 p. 104 illus., 95 illus. in color. online resource.

Chapter 1: Introduction to FPGA design -- Chapter 2: Introduction to HDL -- Chapter 3:Introduction to SystemVerilog -- Chapter 4: Programming using SystemVerilog -- Chapter 5:Combinational design using SystemVerilog -- Chapter 6: Sequential design using SystemVerilog -- Chapter 7: RTL design using SystemVerilog -- Chapter 8: Verification using SystemVerilog -- Chapter 9: Design Implementation using FPGA.

This book introduces the reader to FPGA based design for RTL synthesis. It describes simple to complex RTL design scenarios using SystemVerilog. The book builds the story from basic fundamentals of FPGA based designs to advance RTL design and verification concepts using SystemVerilog. It provides practical information on the issues in the RTL design and verification and how to overcome these. It focuses on writing efficient RTL codes using SystemVerilog, covers design for the Xilinx FPGAs and also includes implementable code examples. The contents of this book cover improvement of design performance, assertion based verification, verification planning, and architecture and system testing using FPGAs. The book can be used for classroom teaching or as a supplement in lab work for undergraduate and graduate coursework as well as for professional development and training programs. It will also be of interest to researchers and professionals interested in the RTL design for FPGA and ASIC.

9789811544057

10.1007/978-981-15-4405-7 doi


Electronic circuits.
Microprogramming .
Electronics.
Electronic Circuits and Systems.
Control Structures and Microprogramming.
Electronics and Microelectronics, Instrumentation.

TK7867-7867.5

621.3815