VLSI-SoC: From Algorithms to Circuits and System-on-Chip Design [electronic resource] : 20th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration, VLSI-SoC 2012, Santa Cruz, CA, USA, October 7-10, 2012, Revised Selected Papers / edited by Andreas Burg, Ayṣe Coṣkun, Matthew Guthaus, Srinivas Katkoori, Ricardo Reis.
Contributor(s): Burg, Andreas [editor.] | Coṣkun, Ayṣe [editor.] | Guthaus, Matthew [editor.] | Katkoori, Srinivas [editor.] | Reis, Ricardo [editor.] | SpringerLink (Online service).
Material type: BookSeries: IFIP Advances in Information and Communication Technology: 418Publisher: Berlin, Heidelberg : Springer Berlin Heidelberg : Imprint: Springer, 2013Description: X, 235 p. 121 illus. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9783642450730.Subject(s): Computer science | Computer hardware | Computer organization | Architecture, Computer | Computer Science | Computer System Implementation | Computer Hardware | Computer Systems Organization and Communication NetworksAdditional physical formats: Printed edition:: No titleDDC classification: 003.3 Online resources: Click here to access onlineFPGA-Based High-Speed Authenticated Encryption System -- A Smart Memory Accelerated Computed Tomography Parallel Backprojection -- Trinocular Stereo Vision Using a Multi Level Hierarchical Classification Structure -- Spatially-Varying Image Warping: Evaluations and VLSI Implementations -- An Ultra-Low-Power Application-Specific Processor with Sub-VT Memories for Compressed Sensing -- Configurable Low-Latency Interconnect for Multi-core Clusters -- A Hexagonal Processor and Interconnect Topology for Many-Core Architecture with Dense On-Chip Networks -- Fault-Tolerant Techniques to Manage Yield and Power Constraints in Network-on-Chip Interconnections -- On the Automatic Generation of Software-Based Self-Test Programs for Functional Test and Diagnosis of VLIW Processors -- SEU-Aware Low-Power Memories Using a Multiple Supply Voltage Array Architecture -- CMOS Implementation of Threshold Gates with Hysteresis -- Simulation and Experimental Characterization of a Unified Memory Device with Two Floating-Gates.
This book contains extended and revised versions of the best papers presented at the 20th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration, VLSI-SoC 2012, held in Santa Cruz, CA, USA, in October 2012. The 12 papers included in the book were carefully reviewed and selected from the 33 full papers presented at the conference. The papers cover a wide range of topics in VLSI technology and advanced research. They address the current trend toward increasing chip integration and technology process advancements bringing about stimulating new challenges both at the physical and system-design levels, as well as in the test of these systems.
There are no comments for this item.