Normal view MARC view ISBD view

Continuous-Time Digital Front-Ends for Multistandard Wireless Transmission [electronic resource] / by Pieter A. J. Nuyts, Patrick Reynaert, Wim Dehaene.

By: Nuyts, Pieter A. J [author.].
Contributor(s): Reynaert, Patrick [author.] | Dehaene, Wim [author.] | SpringerLink (Online service).
Material type: materialTypeLabelBookSeries: Analog Circuits and Signal Processing: Publisher: Cham : Springer International Publishing : Imprint: Springer, 2014Description: XXV, 309 p. 164 illus., 3 illus. in color. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9783319039251.Subject(s): Engineering | Electronics | Microelectronics | Electronic circuits | Engineering | Circuits and Systems | Electronics and Microelectronics, Instrumentation | Signal, Image and Speech ProcessingAdditional physical formats: Printed edition:: No titleDDC classification: 621.3815 Online resources: Click here to access online
Contents:
Introduction -- Digital Transmitter Architectures: Overview -- High-Level Analysis of Fully Digital PWM Transmitters -- Continuous-time Digital Design Techniques -- A 65-nm CMOS Fully Digital Reconfigurable Transmitter Front-End for Class-E PA based on Baseband PWM -- A 40-nm CMOS Fully Digital Reconfigurable Transmitter with Class-D Pas using Baseband and RF PWM -- Conclusions and Future Work.
In: Springer eBooksSummary: This book describes the design of fully digital multistandard transmitter front-ends which can directly drive one or more switching power amplifiers, thus eliminating all other analog components.  After reviewing different architectures, the authors focus on polar architectures using pulse width modulation (PWM), which are entirely based on unclocked delay lines and other continuous-time digital hardware.  As a result, readers are enabled to shift accuracy concerns from the voltage domain to the time domain, to coincide with submicron CMOS technology scaling.  The authors present different architectural options and compare them, based on their effect on the signal and spectrum quality.  Next, a high-level theoretical analysis of two different PWM-based architectures - baseband PWM and RF PWM - is made.  On the circuit level, traditional digital components and design techniques are revisited from the point of view of continuous-time digital circuits.  Important design criteria are identified and different solutions are presented, along with their advantages and disadvantages.  Finally, two chips designed in nanometer CMOS technologies are described, along with measurement results for validation. �      Describes the design of multistandard digital transmitters and/or continuous-time digital circuits, including theoretical models and adapted implementations of digital building blocks; �      Uses a top-down approach, moving from the architectural level, via mathematical models and high-level simulations, down to circuit-level implementation aspects, including parasitic capacitances and variability; �      Applies techniques described to the design of two Ghz-range multistandard transmitters.
    average rating: 0.0 (0 votes)
No physical items for this record

Introduction -- Digital Transmitter Architectures: Overview -- High-Level Analysis of Fully Digital PWM Transmitters -- Continuous-time Digital Design Techniques -- A 65-nm CMOS Fully Digital Reconfigurable Transmitter Front-End for Class-E PA based on Baseband PWM -- A 40-nm CMOS Fully Digital Reconfigurable Transmitter with Class-D Pas using Baseband and RF PWM -- Conclusions and Future Work.

This book describes the design of fully digital multistandard transmitter front-ends which can directly drive one or more switching power amplifiers, thus eliminating all other analog components.  After reviewing different architectures, the authors focus on polar architectures using pulse width modulation (PWM), which are entirely based on unclocked delay lines and other continuous-time digital hardware.  As a result, readers are enabled to shift accuracy concerns from the voltage domain to the time domain, to coincide with submicron CMOS technology scaling.  The authors present different architectural options and compare them, based on their effect on the signal and spectrum quality.  Next, a high-level theoretical analysis of two different PWM-based architectures - baseband PWM and RF PWM - is made.  On the circuit level, traditional digital components and design techniques are revisited from the point of view of continuous-time digital circuits.  Important design criteria are identified and different solutions are presented, along with their advantages and disadvantages.  Finally, two chips designed in nanometer CMOS technologies are described, along with measurement results for validation. �      Describes the design of multistandard digital transmitters and/or continuous-time digital circuits, including theoretical models and adapted implementations of digital building blocks; �      Uses a top-down approach, moving from the architectural level, via mathematical models and high-level simulations, down to circuit-level implementation aspects, including parasitic capacitances and variability; �      Applies techniques described to the design of two Ghz-range multistandard transmitters.

There are no comments for this item.

Log in to your account to post a comment.