Normal view MARC view ISBD view

High-Performance D/A-Converters [electronic resource] : Application to Digital Transceivers / by Martin Clara.

By: Clara, Martin [author.].
Contributor(s): SpringerLink (Online service).
Material type: materialTypeLabelBookSeries: Springer Series in Advanced Microelectronics: 36Publisher: Berlin, Heidelberg : Springer Berlin Heidelberg : Imprint: Springer, 2013Description: XXII, 286 p. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9783642312298.Subject(s): Engineering | Semiconductors | Electronic circuits | Electronics | Microelectronics | Engineering | Signal, Image and Speech Processing | Electronics and Microelectronics, Instrumentation | Semiconductors | Electronic Circuits and DevicesAdditional physical formats: Printed edition:: No titleDDC classification: 621.382 Online resources: Click here to access online
Contents:
Performance Figures of D/A-Converters -- Static Linearity -- Dynamic Linearity -- Noise-shaped D/A-Converters -- Advanced Current Calibration.
In: Springer eBooksSummary: This book deals with modeling and implementation of high performance, current-steering D/A-converters for digital transceivers in nanometer CMOS technology. In the first part, the fundamental performance limitations of current-steering DACs are discussed. Based on simplified models, closed-form expressions for a number of basic non-ideal effects are derived and tested.  With the knowledge of basic performance limits, the converter and system architecture can be optimized in an early design phase, trading off circuit complexity, silicon area and power dissipation for static and dynamic performance. The second part describes four different current-steering DAC designs in standard 130 nm CMOS. The converters have a resolution in the range of 12-14 bits for an analog bandwidth between 2.2 MHz and 50 MHz and sampling rates from 100 MHz to 350 MHz. Dynamic-Element-Matching (DEM) and advanced dynamic current calibration techniques are employed to minimize the required silicon area.
    average rating: 0.0 (0 votes)
No physical items for this record

Performance Figures of D/A-Converters -- Static Linearity -- Dynamic Linearity -- Noise-shaped D/A-Converters -- Advanced Current Calibration.

This book deals with modeling and implementation of high performance, current-steering D/A-converters for digital transceivers in nanometer CMOS technology. In the first part, the fundamental performance limitations of current-steering DACs are discussed. Based on simplified models, closed-form expressions for a number of basic non-ideal effects are derived and tested.  With the knowledge of basic performance limits, the converter and system architecture can be optimized in an early design phase, trading off circuit complexity, silicon area and power dissipation for static and dynamic performance. The second part describes four different current-steering DAC designs in standard 130 nm CMOS. The converters have a resolution in the range of 12-14 bits for an analog bandwidth between 2.2 MHz and 50 MHz and sampling rates from 100 MHz to 350 MHz. Dynamic-Element-Matching (DEM) and advanced dynamic current calibration techniques are employed to minimize the required silicon area.

There are no comments for this item.

Log in to your account to post a comment.