000 | 05823nam a22006735i 4500 | ||
---|---|---|---|
001 | 978-3-642-11515-8 | ||
003 | DE-He213 | ||
005 | 20240730181719.0 | ||
007 | cr nn 008mamaa | ||
008 | 100301s2010 gw | s |||| 0|eng d | ||
020 |
_a9783642115158 _9978-3-642-11515-8 |
||
024 | 7 |
_a10.1007/978-3-642-11515-8 _2doi |
|
050 | 4 | _aQA76.6-76.66 | |
072 | 7 |
_aUM _2bicssc |
|
072 | 7 |
_aCOM051000 _2bisacsh |
|
072 | 7 |
_aUM _2thema |
|
082 | 0 | 4 |
_a005.11 _223 |
245 | 1 | 0 |
_aHigh Performance Embedded Architectures and Compilers _h[electronic resource] : _b5th International Conference, HiPEAC 2010, Pisa, Italy, January 25-27, 2010, Proceedings / _cedited by Yale N. Patt, Pierfrancesco Foglia, Evelyn Duesterwald, Paolo Faraboschi, Xavier Martorell. |
250 | _a1st ed. 2010. | ||
264 | 1 |
_aBerlin, Heidelberg : _bSpringer Berlin Heidelberg : _bImprint: Springer, _c2010. |
|
300 |
_aXIII, 370 p. _bonline resource. |
||
336 |
_atext _btxt _2rdacontent |
||
337 |
_acomputer _bc _2rdamedia |
||
338 |
_aonline resource _bcr _2rdacarrier |
||
347 |
_atext file _bPDF _2rda |
||
490 | 1 |
_aTheoretical Computer Science and General Issues, _x2512-2029 ; _v5952 |
|
505 | 0 | _aInvited Program -- Embedded Systems as Datacenters -- Larrabee: A Many-Core Intel Architecture for Visual Computing -- Architectural Support for Concurrency -- Remote Store Programming -- Low-Overhead, High-Speed Multi-core Barrier Synchronization -- Improving Performance by Reducing Aborts in Hardware Transactional Memory -- Energy and Throughput Efficient Transactional Memory for Embedded Multicore Systems -- Compilation and Runtime Systems -- Split Register Allocation: Linear Complexity Without the Performance Penalty -- Trace-Based Data Layout Optimizations for Multi-core Processors -- Buffer Sizing for Self-timed Stream Programs on Heterogeneous Distributed Memory Multiprocessors -- Automatically Tuning Sparse Matrix-Vector Multiplication for GPU Architectures -- Reconfigurable and Customized Architectures -- Virtual Ways: Efficient Coherence for Architecturally Visible Storage in Automatic Instruction Set Extensions -- Accelerating XML Query Matching through Custom Stack Generation on FPGAs -- An Application-Aware Load Balancing Strategy for Network Processors -- Memory-Aware Application Mapping on Coarse-Grained Reconfigurable Arrays -- Multicore Efficiency, Reliability, and Power -- Maestro: Orchestrating Lifetime Reliability in Chip Multiprocessors -- Combining Locality Analysis with Online Proactive Job Co-scheduling in Chip Multiprocessors -- RELOCATE: Register File Local Access Pattern Redistribution Mechanism for Power and Thermal Management in Out-of-Order Embedded Processor -- Performance and Power Aware CMP Thread Allocation Modeling -- Memory Organization and Optimization -- Multi-level Hardware Prefetching Using Low Complexity Delta Correlating Prediction Tables with Partial Matching -- Scalable Shared-Cache Management by Containing Thrashing Workloads -- SRP: Symbiotic Resource Partitioning of the Memory Hierarchy in CMPs -- DIEF: An Accurate Interference Feedback Mechanism for Chip Multiprocessor Memory Systems -- Programming and Analysis of Accelerators -- Tagged Procedure Calls (TPC): Efficient Runtime Support for Task-Based Parallelism on the Cell Processor -- Analysis of Task Offloading for Accelerators -- Offload - Automating Code Migration to Heterogeneous Multicore Systems -- Computer Generation of Efficient Software Viterbi Decoders. | |
520 | _aThis book constitutes the refereed proceedings of the 5th International Conference on High Performance Embedded Architectures and Compilers, HiPEAC 2010, held in Pisa, Italy, in January 2010. The 23 revised full papers presented together with the abstracts of 2 invited keynote addresses were carefully reviewed and selected from 94 submissions. The papers are organized in topical sections on architectural support for concurrency; compilation and runtime systems; reconfigurable and customized architectures; multicore efficiency, reliability, and power; memory organization and optimization; and programming and analysis of accelerators. | ||
650 | 0 |
_aComputer programming. _94169 |
|
650 | 0 |
_aComputer arithmetic and logic units. _936750 |
|
650 | 0 |
_aMicroprocessors. _9125907 |
|
650 | 0 |
_aComputer architecture. _93513 |
|
650 | 0 |
_aComputer input-output equipment. _922942 |
|
650 | 0 |
_aLogic design. _93686 |
|
650 | 0 |
_aComputer networks . _931572 |
|
650 | 1 | 4 |
_aProgramming Techniques. _9125908 |
650 | 2 | 4 |
_aArithmetic and Logic Structures. _936752 |
650 | 2 | 4 |
_aProcessor Architectures. _9125909 |
650 | 2 | 4 |
_aInput/Output and Data Communications. _937326 |
650 | 2 | 4 |
_aLogic Design. _93686 |
650 | 2 | 4 |
_aComputer Communication Networks. _9125910 |
700 | 1 |
_aPatt, Yale N. _eeditor. _4edt _4http://id.loc.gov/vocabulary/relators/edt _9125911 |
|
700 | 1 |
_aFoglia, Pierfrancesco. _eeditor. _4edt _4http://id.loc.gov/vocabulary/relators/edt _9125912 |
|
700 | 1 |
_aDuesterwald, Evelyn. _eeditor. _4edt _4http://id.loc.gov/vocabulary/relators/edt _9125913 |
|
700 | 1 |
_aFaraboschi, Paolo. _eeditor. _4edt _4http://id.loc.gov/vocabulary/relators/edt _9125914 |
|
700 | 1 |
_aMartorell, Xavier. _eeditor. _4edt _4http://id.loc.gov/vocabulary/relators/edt _9125915 |
|
710 | 2 |
_aSpringerLink (Online service) _9125916 |
|
773 | 0 | _tSpringer Nature eBook | |
776 | 0 | 8 |
_iPrinted edition: _z9783642115141 |
776 | 0 | 8 |
_iPrinted edition: _z9783642115165 |
830 | 0 |
_aTheoretical Computer Science and General Issues, _x2512-2029 ; _v5952 _9125917 |
|
856 | 4 | 0 | _uhttps://doi.org/10.1007/978-3-642-11515-8 |
912 | _aZDB-2-SCS | ||
912 | _aZDB-2-SXCS | ||
912 | _aZDB-2-LNC | ||
942 | _cELN | ||
999 |
_c91041 _d91041 |