000 04845nam a22006375i 4500
001 978-3-642-00904-4
003 DE-He213
005 20240730193620.0
007 cr nn 008mamaa
008 100301s2009 gw | s |||| 0|eng d
020 _a9783642009044
_9978-3-642-00904-4
024 7 _a10.1007/978-3-642-00904-4
_2doi
050 4 _aQA76.6-76.66
072 7 _aUM
_2bicssc
072 7 _aCOM051000
_2bisacsh
072 7 _aUM
_2thema
082 0 4 _a005.11
_223
245 1 0 _aTransactions on High-Performance Embedded Architectures and Compilers II
_h[electronic resource] /
_cedited by Per Stenström, David Whalley.
250 _a1st ed. 2009.
264 1 _aBerlin, Heidelberg :
_bSpringer Berlin Heidelberg :
_bImprint: Springer,
_c2009.
300 _aXIV, 327 p.
_bonline resource.
336 _atext
_btxt
_2rdacontent
337 _acomputer
_bc
_2rdamedia
338 _aonline resource
_bcr
_2rdacarrier
347 _atext file
_bPDF
_2rda
490 1 _aTransactions on High-Performance Embedded Architectures and Compilers,
_x1864-3078 ;
_v5470
505 0 _aSpecial Section on High-Performance Embedded Architectures and Compilers -- Recruiting Decay for Dynamic Power Reduction in Set-Associative Caches -- Compiler-Assisted Memory Encryption for Embedded Processors -- Branch Predictor Warmup for Sampled Simulation through Branch History Matching -- Data Cache Techniques to Save Power and Deliver High Performance in Embedded Systems -- Combining Edge Vector and Event Counter for Time-Dependent Power Behavior Characterization -- Regular Papers -- Accurate Instruction Pre-scheduling in Dynamically Scheduled Processors -- Fetch Gating Control through Speculative Instruction Window Weighting -- Fast Code Generation for Embedded Processors with Aliased Heterogeneous Registers -- Linux Kernel Compaction through Cold Code Swapping -- Complexity Effective Bypass Networks -- A Context-Parameterized Model for Static Analysis of Execution Times -- Reexecution and Selective Reuse in Checkpoint Processors -- Compiler Support for Code Size Reduction Using a Queue-Based Processor -- Power-Aware Bus Coscheduling for Periodic Realtime Applications Running on Multiprocessor SoC -- Performance Characterization for the Implementation of Content Addressable Memories Based on Parallel Hashing Memories.
520 _aTransactions on HiPEAC aims at the timely dissemination of research contributions in computer architecture and compilation methods for high-performance embedded computer systems. Recognizing the convergence of embedded and general-purpose computer systems, this journal publishes original research on systems targeted at specific computing tasks as well as systems with broad application bases. The scope of the journal therefore covers all aspects of computer architecture, code generation and compiler optimization methods of interest to researchers and practitioners designing future embedded systems. This second issue contains 15 papers carefully reviewed and selected out of 31 submissions and is divided into two sections. The first section contains extended versions of the top five papers from the 2nd International Conference on High-Performance Embedded Architectures and Compilers (HiPEAC 2007) held in Ghent, Belgium, in January 2007. The second section consists of ten papers covering topics such as microarchitecture, memory systems, code generation, and performance modeling.
650 0 _aComputer programming.
_94169
650 0 _aComputer networks .
_931572
650 0 _aComputer systems.
_9154010
650 0 _aComputer arithmetic and logic units.
_936750
650 0 _aMicroprocessors.
_9154011
650 0 _aComputer architecture.
_93513
650 0 _aComputer input-output equipment.
_922942
650 1 4 _aProgramming Techniques.
_9154012
650 2 4 _aComputer Communication Networks.
_9154013
650 2 4 _aComputer System Implementation.
_938514
650 2 4 _aArithmetic and Logic Structures.
_936752
650 2 4 _aProcessor Architectures.
_9154014
650 2 4 _aInput/Output and Data Communications.
_937326
700 1 _aStenström, Per.
_eeditor.
_4edt
_4http://id.loc.gov/vocabulary/relators/edt
_9154015
700 1 _aWhalley, David.
_eeditor.
_4edt
_4http://id.loc.gov/vocabulary/relators/edt
_9154016
710 2 _aSpringerLink (Online service)
_9154017
773 0 _tSpringer Nature eBook
776 0 8 _iPrinted edition:
_z9783642009037
776 0 8 _iPrinted edition:
_z9783642009051
830 0 _aTransactions on High-Performance Embedded Architectures and Compilers,
_x1864-3078 ;
_v5470
_9154018
856 4 0 _uhttps://doi.org/10.1007/978-3-642-00904-4
912 _aZDB-2-SCS
912 _aZDB-2-SXCS
912 _aZDB-2-LNC
942 _cELN
999 _c94797
_d94797