Normal view MARC view ISBD view

Microarchitecture of Network-on-Chip Routers [electronic resource] : A Designer's Perspective / by Giorgos Dimitrakopoulos, Anastasios Psarras, Ioannis Seitanidis.

By: Dimitrakopoulos, Giorgos [author.].
Contributor(s): Psarras, Anastasios [author.] | Seitanidis, Ioannis [author.] | SpringerLink (Online service).
Material type: materialTypeLabelBookPublisher: New York, NY : Springer New York : Imprint: Springer, 2015Description: XIV, 175 p. 134 illus., 77 illus. in color. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9781461443018.Subject(s): Engineering | Microprocessors | Electronics | Microelectronics | Electronic circuits | Engineering | Circuits and Systems | Electronics and Microelectronics, Instrumentation | Processor ArchitecturesAdditional physical formats: Printed edition:: No titleDDC classification: 621.3815 Online resources: Click here to access online
Contents:
Introduction to network-on-chip design -- Link-level flow control and buffering -- Baseline switching modules and routers -- Arbitration logic -- Pipelined wormhole routers -- Virtual-channel flow control and buffering -- Baseline virtual-channel based switching modules and routers -- High-speed allocators for VC-based routers -- Pipelined virtual-channel-based routers.
In: Springer eBooksSummary: This book focuses on the microarchitecture of network-on-chip routers from a designer's perspective, providing ready-to-use solutions for simple and more sophisticated design cases. All aspects of the design of a network-on-chip router, including flow control, buffering architectures, arbitration and allocation, as well as pipelined organizations, are presented in detail. The authors provide numerous detailed examples and practical abstract models, when necessary. Router micro-architectural options are presented in a step-by-step manner, beginning from basic design principles. Even highly sophisticated design alternatives are categorized and broken down to simpler pieces that can be understood easily and analyzed. This book is an invaluable reference for system, architecture, circuit, and EDA researchers and developers, who are interested in understanding the overall picture of network-on-chip routers' microarchitecture, the associated design challenges, and the available solutions.  � Covers all aspects of the microarchitecture of Network-on-Chip routers; � Justifies and explains every design choice that is presented in a ready-to-use manner following a designer's perspective; � Describes performance-enhancing features in a step-by-step manner; �Includes detailed examples presenting the flow of information inside the router on a cycle-by-cycle basis, highlighting the operation of each part under regular or worst-case traffic scenarios.
    average rating: 0.0 (0 votes)
No physical items for this record

Introduction to network-on-chip design -- Link-level flow control and buffering -- Baseline switching modules and routers -- Arbitration logic -- Pipelined wormhole routers -- Virtual-channel flow control and buffering -- Baseline virtual-channel based switching modules and routers -- High-speed allocators for VC-based routers -- Pipelined virtual-channel-based routers.

This book focuses on the microarchitecture of network-on-chip routers from a designer's perspective, providing ready-to-use solutions for simple and more sophisticated design cases. All aspects of the design of a network-on-chip router, including flow control, buffering architectures, arbitration and allocation, as well as pipelined organizations, are presented in detail. The authors provide numerous detailed examples and practical abstract models, when necessary. Router micro-architectural options are presented in a step-by-step manner, beginning from basic design principles. Even highly sophisticated design alternatives are categorized and broken down to simpler pieces that can be understood easily and analyzed. This book is an invaluable reference for system, architecture, circuit, and EDA researchers and developers, who are interested in understanding the overall picture of network-on-chip routers' microarchitecture, the associated design challenges, and the available solutions.  � Covers all aspects of the microarchitecture of Network-on-Chip routers; � Justifies and explains every design choice that is presented in a ready-to-use manner following a designer's perspective; � Describes performance-enhancing features in a step-by-step manner; �Includes detailed examples presenting the flow of information inside the router on a cycle-by-cycle basis, highlighting the operation of each part under regular or worst-case traffic scenarios.

There are no comments for this item.

Log in to your account to post a comment.